# Single and multi-fin normally-off Ga<sub>2</sub>O<sub>3</sub> vertical transistors with a breakdown voltage over 2.6 kV

W. Li<sup>1</sup>, K. Nomoto<sup>1</sup>, Z. Hu<sup>1</sup>, T. Nakamura<sup>2</sup>, D. Jena<sup>1,3,4</sup> and H. G. Xing<sup>1,3,4</sup>

<sup>1</sup>School of Electrical and Computer Engineering, Cornell University, Ithaca, NY 14853, USA, email: <u>wl552@cornell.edu</u>

<sup>2</sup>Center of Micro-Nano Technology, Hosei University, Koganei, Tokyo 184-0003, Japan

<sup>3</sup>Department of Material Science and Engineering, Cornell University, Ithaca, NY 14853, USA

<sup>4</sup>Kavli Institute at Cornell for Nanoscale Science, Cornell University, Ithaca, NY 14853, USA

*Abstract*—We demonstrate record-high performance in normally-off single and multi-fin β-Ga<sub>2</sub>O<sub>3</sub> vertical power transistors. The effective channel mobility is significantly improved up to ~130 cm<sup>2</sup>/V·s with a post-deposition annealing process. With a fin-channel width of 0.15 µm, true normally-off operation is achieved with a threshold voltage of >1.5 V; a record-high breakdown voltage of 2.66 kV (at  $V_{gs}=0$  V) and a specific on-resistance of 25.2 mΩ·cm<sup>2</sup> are obtained in multi-fin devices, corresponding to a Baliga's figure-of-merit of 280 MW/cm<sup>2</sup>, which is the highest among all Ga<sub>2</sub>O<sub>3</sub> transistors. Devices with (100)-like fin-channel sidewalls exhibit the lowest interface trapped charge density and a significantly higher current than other fin orientations. These findings offer important insights on the development of Ga<sub>2</sub>O<sub>3</sub> MOSFETs and show great promise of Ga<sub>2</sub>O<sub>3</sub> vertical power devices.

# I. INTRODUCTION

Owing to the availability of high-quality melt-grown substrates, an ultra-high breakdown field of 6-8 MV/cm and a decent electron mobility up to 200 cm<sup>2</sup>/V·s,  $\beta$ -Ga<sub>2</sub>O<sub>3</sub> is an attractive material for the development of cost-effective, high performance power devices [1]. To date, lateral transistors with a breakdown voltage (*BV*) up to 2.32 kV have been demonstrated [2-4]. For high voltage and high current applications, vertical devices are generally preferred. Last year, we demonstrated vertical Ga<sub>2</sub>O<sub>3</sub> trench Schottky barrier diodes with a *BV* of 2.44 kV [5]. To realize normally-off vertical transistors, a submicron fin-channel structure can be utilized without the need for p-type doping [6]. With this device concept, normally-off single-fin Ga<sub>2</sub>O<sub>3</sub> vertical transistors with a *BV* of up to 1.6 kV have been demonstrated [7-9].

Despite promising advancements, the present Ga<sub>2</sub>O<sub>3</sub> power transistors face two main challenges. First, the effective channel mobility is much lower than that in the bulk. In, but not restricted to, vertical fin transistors, the effective channel mobility is found to be hampered by etch damage and sidewall depletion due to interface-trapped charge, resulting in an effective channel mobility of only 30 cm<sup>2</sup>/V·s [8]. Second, the very high-field operation required for achieving high-performance Ga<sub>2</sub>O<sub>3</sub> devices post challenges on electric-field management. We have demonstrated recently that a source-connected field-plate can greatly boost the *BV* by mitigating the edge field crowding [9].

In this work, we demonstrate significantly improved fin channel mobility with post-deposition annealing (PDA) in normally-off single-fin transistors. The dependence of sidewall interface trapping on the fin orientation is explicitly revealed. In addition, multi-fin transistors are realized for the first time, allowing for (i) unambiguous evaluation of the specific onresistance ( $R_{on,sp}$ ), which reveals a record-high performance among all Ga<sub>2</sub>O<sub>3</sub> power transistors, and (ii) demonstration of scalability toward large-area devices.

#### II. DEVICE DESIGN AND FABRICATION

The epitaxial wafer consists of a 10-µm n<sup>-</sup>-Ga<sub>2</sub>O<sub>3</sub> drift layer grown by halide vapor phase epitaxy on a (001) n<sup>+</sup>-Ga<sub>2</sub>O<sub>3</sub> substrate (Fig. 1). The net doping concentration in the drift layer below the fin region was determined to be  $\sim 2 \times 10^{15}$  cm<sup>-3</sup> from capacitance-voltage measurements. An n<sup>+</sup> layer was formed on the top surface by Si-implantation at Hosei and activated at 1000 °C to facilitate the source ohmic contact. Submicron fin channels were defined by electron beam lithography and formed by dry etching using a BCl<sub>3</sub>/Ar mixture. The resultant fin channels have a near vertical sidewall profile (Fig. 2). After dry etching, the Cr/Pt etch mask was removed by Cr etchant and the wafer was treated with HF for 23 min to remove plasma damage. Next, the drain contact (Ti/Au) was deposited before the deposition of the gate stack, consisting of a 35-nm Al<sub>2</sub>O<sub>3</sub> gate dielectric by atomic layer deposition (ALD) and a 50-nm Cr gate by sputtering. The gate stack and thick ALD Al<sub>2</sub>O<sub>3</sub> spacer was patterned by photoresist planarization and self-aligned etching processes detailed in our previous reports [7-9]. The source electrode (Ti/Al/Pt) was deposited by sputtering after the spacer formation, simultaneously forming the source-connected field-plate (Fig. 1). The devices were tested before and after a PDA at 350 °C for 1 min under N2 to improve the interface quality [10]. Fig. 3 shows top views of the fabricated single-fin and multi-fin devices. The default orientation of all fin channels is along the [010] direction length-wise with (100)-like sidewalls, and the device characteristics discussed are all after PDA and threshold voltage stabilization, unless otherwise specified.

The effect of PDA on the output characteristics is captured in **Fig. 4**. A significant increase in current density is observed after PDA. The source contact resistance is improved, as expected [11]. Besides, sidewall depletion in fin channels due to interface trapped charges is also reduced. This is because the

12.4.1

Authorized licensed use limited to: Cornell University Library. Downloaded on June 03,2020 at 18:09:05 UTC from IEEE Xplore. Restrictions apply.

percentage improvement in the on-resistance  $(R_{on})$  of devices with smaller fin width  $(W_{fin})$  is much higher than with large  $W_{fin}$ .

# **III. SINGLE-FIN TRANSISTORS**

The dependence of transistor transfer characteristics and threshold voltage ( $V_{\text{th}}$ ) on the fin width is shown in **Fig. 5** and **Fig. 6**. By analytical modeling of the threshold voltage [6], the channel doping concentration was determined to be ~1.9×10<sup>16</sup> cm<sup>-3</sup>. The existence of negative interface charges (with a density of  $|N_{\text{it}}|$ ) is found to be responsible for the higher-than-expected  $V_{\text{th}}$  values. After a fresh upward transfer *I-V* sweep,  $V_{\text{th}}$  increased by ~0.5 V and then stabilized. This is due to the increase of  $|N_{\text{it}}|$  during the fresh transfer *I-V* sweep from its initial value of ~9×10<sup>11</sup> cm<sup>-2</sup> to ~1.5×10<sup>12</sup> cm<sup>-2</sup>.

Fig. 7 shows the extracted and simulated  $R_{on}$  at a fixed gate voltage of 3 V as a function of  $W_{\text{fin}}$ . Since the current spreads laterally up to 50  $\mu$ m in the n<sup>+</sup> substrate [12], the substrate resistance  $(R_{sub})$  can be neglected. From simulation and fitting with the experimental data, the fin channel mobility is found to be ~130 cm<sup>2</sup>/V s. In **Fig. 8**,  $R_{on,sp}$  is normalized to the n<sup>+</sup> source area to help evaluate the specific fin channel resistance ( $R_{\text{fin,sp}}$ ), which is found to be nearly constant with  $W_{\text{fin}}$ , indicating that near flat-band condition at  $V_{gs}=3$  V is achieved—an improvement over our prior works [7][8]. Since current spreading is substantial in the drift layer (see inset in Fig. 8),  $R_{\text{on,sp}}$  normalized to the n<sup>+</sup> source area alone (0.52 m $\Omega \cdot \text{cm}^2$  with  $W_{\text{fin}}=0.15 \text{ }\mu\text{m}$ ) grossly overestimates the transistor figure-ofmerit (11.6 GW/cm<sup>2</sup> with a BV of 2460 V); using an effective conduction width of ~10  $\mu$ m, the  $R_{on,sp}$  is re-normalized to be 35.2 m $\Omega$ ·cm<sup>2</sup> with  $W_{\text{fin}}=0.15 \,\mu\text{m}$ .

The impact of fin channel orientation is shown in **Fig. 9** and **Fig. 10**. A monotonic decrease in  $V_{\text{th}}$  is observed when the channel is aligned toward the [010] direction, indicating that  $|N_{\text{it}}|$  is lowest on the (100)-like sidewalls. The most significant fixed charge trapping is found on devices with (010)-like sidewalls. **Fig. 11** shows the off-state characteristics of devices with  $W_{\text{fin}}$ =0.35 µm. The high  $|N_{\text{it}}|$  in devices with (010)-like sidewalls eliminates the drain-induced barrier lowering (DIBL) effect otherwise seen in devices with (100)-like sidewalls, leading to a much higher BV of 2370 V. In devices with  $W_{\text{fin}}$ =0.15 µm, DIBL is not observed even with (100)-like sidewalls due to the higher channel aspect ratio as discussed in Ref. 8, as a result, a BV of 2460 V can be measured at  $V_{\text{gs}}$ =0 V.

# **IV. MULTI-FIN TRANSISTORS**

**Fig. 12** and **Fig. 13** show the stabilized *I-V* characteristics of a multi-fin device with  $W_{\text{fin}} \sim 0.15 \,\mu\text{m}$ . A subthreshold slope of ~100 mV/dec was extracted, corresponding to an interface trap density ( $D_{\text{it}}$ ) of  $9.1 \times 10^{11} \text{ cm}^{-2} \text{eV}^{-1}$  [8]. The device has an on-off ratio of >10<sup>8</sup> and a  $V_{\text{th}}$  of ~1.8 V at 0.1 A/cm<sup>2</sup>. The  $R_{\text{on,sp}}$ is determined to be 25.2 m $\Omega \cdot \text{cm}^2$  from DC measurements. From pulsed *I-V* measurements, a smaller  $R_{\text{on,sp}}$  of 23.2 m $\Omega \cdot \text{cm}^2$ is extracted, likely due to reduced self-heating and charge trapping effects under pulsed conditions [5][13].

The statistics of the extracted  $R_{\text{on,sp}}$  as a function of the fin area ratio is shown in **Fig. 14**. As expected,  $R_{\text{on,sp}}$  reduces with

increasing fin area ratio. Using a simple model, the specific fin channel resistance is determined to be ~0.9 m $\Omega$ ·cm<sup>2</sup>, corresponding to an effective channel mobility of ~40 cm<sup>2</sup>/V·s. The lower channel mobility than single-fin devices is attributed to rougher sidewalls resulting from plasma-loading effects during dry etch for the formation of closely-spaced fin channels.

Fig. 15 shows the off-state *I-V* characteristics. By comparison with the MOS-capacitors, the device breakdown is found to be limited by the device edge termination. A highest *BV* of 2655 V is measured at  $V_{gs}=0$  V in a multi-fin device with a fin width of 0.15 µm and a pitch size of 1.7 µm.

Fig. 16 and Fig. 17 shows the statistics of the *BV*. In devices with DIBL effects ( $W_{\text{fin}} \ge 0.25 \,\mu\text{m}$ ), a negative  $V_{\text{gs}}$  was applied to evaluate the hard breakdown. As expected, the *BV* is limited by the edge termination and does not show dependence on either the pitch size or  $W_{\text{fin}}$  if the DIBL was successfully suppressed, as in the case of  $W_{\text{fin}}=0.25 \,\mu\text{m}$  under  $V_{\text{gs}}=-5 \,\text{V}$ .

**Fig. 18** shows the benchmark plot of Ga<sub>2</sub>O<sub>3</sub> power transistors. For a fair comparison, the  $R_{on,sp}$  of single-fin transistors is calculated using the effective conduction width of ~10 µm considering current spreading in the drift region (see inset in **Fig. 8**). Single and multi-fin transistors with  $W_{fin}$ =0.15 µm in this work exhibit record-high *BV*s (2460 V & 2655 V, respectively). The multi-fin device reaches a Baliga's figure-of-merit of 280 MW/cm<sup>2</sup>, the highest among all Ga<sub>2</sub>O<sub>3</sub> transistors.

#### V. CONCLUSIONS

High performance single-fin and multi-fin Ga<sub>2</sub>O<sub>3</sub> normally-off vertical power transistors are demonstrated. A 350°C PDA process is found to significantly improve the transistor  $R_{on}$  and an effective fin channel mobility of ~130 cm<sup>2</sup>/V·s is extracted. Sidewall interfaces with (100)-like orientation show the highest interface quality. A  $R_{on,sp}$  of 25.2 m $\Omega$ ·cm<sup>2</sup> and a record-high *BV* of 2.66 kV was achieved in multi-fin devices, marking a significant step forward in the development of high performance Ga<sub>2</sub>O<sub>3</sub> power transistors.

#### ACKNOWLEDGMENT

Supported in part by NSF DMREF 1534303 and AFOSR (FA9550-17-1-0048, FA9550-18-1-0529 and FA9550-18-1-0479), carried out at CNF and CCMR Shared Facilities sponsored by the NSF NNCI program (ECCS-1542081), MRSEC program (DMR-1719875) and MRI DMR-1338010.

#### REFERENCES

- [1] M. Higashiwaki et al., Appl. Phys. Lett., 112(6), p. 060401, 2018.
- [2] K. Zeng et al., IEEE Electron Device Lett., 39(9), pp. 1385-1388, 2018.
- [3] J. K. Mun et al., ECS J. Solid State Sci. Technol, 8(7), p. Q3079, 2019.
- [4] C. Joishi et al., IEEE Electron Device Lett., 40(8), pp. 1241-1244, 2019.
- [5] W. Li et al., in 2018 IEEE IEDM, pp. 8-5, 2018.
- [6] Y. Zhang et al., in 2017 IEEE IEDM, pp. 9-2, 2017.
- [7] Z. Hu et al., IEEE Electron Device Lett., 39(6), pp. 869-872, 2018.
- [8] Z. Hu et al., Appl. Phys. Lett., 113(12), p. 122103, 2018.
- [9] Z. Hu et al., in Proc. ISPSD, 2019, pp. 483-486.
- [10] H. Zhou et al., IEEE Electron Device Lett., 37(11), pp. 1411-1414, 2016.
- [11] M. Higashiwaki et al., Appl. Phys. Lett., 103(12), p. 123511, 2013.
- [12] C. H. Lin et al., Appl. Phys. Lett., 114(3), p. 032103, 2019.
- [13] M. A. Bhuiyan et al., IEEE EDL, 39(7), pp. 1022-1025, 2018.



Fig. 1. Schematic cross-section of the Ga<sub>2</sub>O<sub>3</sub> vertical fin transistors with multiple fins. Fin channel widths of 0.15-0.45 µm and pitch sizes ranging from 1.2 µm to over 2 µm were designed. A source-connected field-plate was implemented.



Fig. 4. Output I-V characteristics of single-fin transistors with a  $W_{\text{fin}}$  of 0.15 µm and 0.25 µm (a) before post-deposition annealing (PDA) and (b) after PDA. The current was normalized to the n<sup>+</sup> source area ( $W_{\text{fin}} \times 50 \,\mu\text{m}$ ).



Fig. 7. Measured and simulated onresistance  $(R_{on})$  of the single-fin transistors. Inset shows the parameters used in the simulation and the breakdown of the  $R_{on}$  components. The substrate resistance ( $R_{sub}$ ) and the contact resistance are neglected. Electron accumulation at the fin channel sidewall is not considered.



Fig. 2. Scanning electron microscopy (SEM) cross-section image of a fin channel with a 0.25-µm fin channel width  $(W_{\text{fin}})$ .



single-fin transistors with different fin channel threshold voltage ( $V_{\rm th}$ ) as a function of the widths. The current is normalized to the n<sup>+</sup> fin width at  $I_{ds}=1$  A/cm<sup>2</sup>. The fresh  $V_{th}$ source area. A clock-wise hysteresis of ~120 mV is observed for all fin widths.



Fig. 8. Measured and simulated specific onresistance  $(R_{on,sp})$  of the single-fin transistors, normalized to the n<sup>+</sup> source area. The reduction of specific drift region resistance  $(R_{drift,sp})$  with decreasing  $W_{\text{fin}}$  indicates that this normalization method underestimates the  $R_{\text{drift}}$  as a result of the current spreading (inset). An effective spreading angle of ~45° and an effective conduction width of  $\sim 10 \ \mu m$  in the drift region were determined from simulation.



Fig. 3. Optical image of (a) a single-fin and (b) a multi-fin device. The multi-fin devices have an active region area of 50 μm×50 μm, which is used for calculation of the current density.



Fig. 5. Transfer I-V characteristics of the Fig. 6. Extraction and modeling of the values were extracted from the 1st upward transfer I-V sweeps.  $V_{\text{th}}$  stabilized after the 1<sup>st</sup> sweep. An interfacial *fixed* charge density  $(N_{\rm it})$  for both cases is extracted.



Fig. 9. Dependence of the  $V_{\rm th}$  on the fin channel orientation in single-fin devices with a fin width of 0.25  $\mu$ m. The V<sub>th</sub> was extracted at a current level of 0.1 A/cm<sup>2</sup>. Inset shows the definition of the rotation angle for the fin channel orientation. The lowest  $V_{\rm th}$  was found in fin channels along [010] direction with (100)-like sidewall, indicating a lowest  $|N_{it}|$ .

Authorized licensed use limited to: Cornell University Library. Downloaded on June 03,2020 at 18:09:05 UTC from IEEE Xplore. Restrictions apply.



/<sub>g</sub> (A/cm<sup>2</sup>) 10 -3. 10 10 <sup>]</sup>**⇔**[010] ↓[100] 10 10 ۍ 10 10 3000 0 1000 2000 W<sub>fi</sub> =0.35  $\mu$ m,  $\theta$ =90°, (010)-like sidewall (b) 10 10 =0 V (A/cm<sup>2</sup>) Vgs 10 10 [001]\* ●►[010] ●[100] 10 10 -3 Floo ĉ 10 10<sup>-4</sup> 3000 0 1000 2000 V<sub>ds</sub> (V)

 $W_{\text{fin}}$ =0.35  $\mu$ m,  $\theta$ =0°, (100)-like sidewall

(a) 10<sup>3</sup>



single-fin vertical transistors with different channel orientations and  $W_{\text{fin}}=0.25 \,\mu\text{m}$ .



Fig. 10. Transfer I-V characteristics of the Fig. 11. 3-terminal breakdown test on single- Fig. 12. Transfer I-V characteristics of a multi-fin fin transistors with (a) (100)-like sidewall and transistor with a fin width of ~0.15  $\mu$ m and a pitch  $\mu$ m. The current was normalized to the source total active region area (50  $\mu$ m×50  $\mu$ m). contact area.







Fig. 13. Output I-V characteristics of the Fig. 14. Statistics of the extracted Ron,sp of the Fig. 15. Off-state breakdown measurements multi-fin transistor shown in Fig. 12. (a) DC multi-fin transistors. Ron, sp vs. the fin area of (a) MOS-capacitors and (b) multi-fin and (b) Pulsed I-V measurements. A pulse ratio can be roughly fitted by a simple model, transistors with a fin width of 0.15 µm. BV is width of 6 µs and a duty cycle of 0.06% is from which an effective specific fin channel much higher in the presence of the field-plate. used. resistance of ~0.9 m $\Omega \cdot cm^2$  is extracted.



Fig. 16. Breakdown voltage statistics vs. the Fig. 17. Breakdown voltage statistics vs. fin Fig. 18. Benchmark plot of Ga<sub>2</sub>O<sub>3</sub> transistors. For a pitch size in multi-fin transistors with  $V_{gs}=0$  V. The edge termination limit is test structure with a field-plate (Fig. 15(a)).



taken from the BV of the MOS-capacitor to evaluate the hard breakdown. The by DIBL.



channel width for both single-fin and multi- fair comparison, the Ron of single-fin vertical Wfin=0.15 µm. The BVs are all measured at fin transistors. In devices with DIBL effects transistors (including our prior results) is  $(W_{\text{fin}} \ge 0.25 \,\mu\text{m})$ , a negative  $V_{\text{gs}}$  was applied normalized using the effective conduction width of  $\sim 10 \,\mu\text{m}$  (see inset in Fig. 8), since  $R_{\text{on,sp}}$  normalized transistor BV with  $W_{\text{fin}}=0.35 \,\mu\text{m}$  is limited to the n<sup>+</sup> source contact area grossly overestimates the figure-of-merit of these vertical devices.

# IEDM19-273

12.4.4