# 2020 IEEE International Electron Devices Meeting (IEDM) | 978-1-7281-888-1/20/\$31.00 ©2020 IEEE | DOI: 10.1109/IEDM13553.2020.9371994

# GaN/AlN p-channel HFETs with $I_{\text{max}} > 420 \text{ mA/mm}$ and $\sim 20 \text{ GHz} f_{\text{T}} / f_{\text{MAX}}$

K. Nomoto<sup>1,\*</sup>, R. Chaudhuri<sup>1</sup>, S. J. Bader<sup>4</sup>, L. Li<sup>1</sup>, A. Hickman<sup>1</sup>, S. Huang<sup>1</sup>, H. Lee<sup>1</sup>, T. Maeda<sup>1</sup> H. W. Then<sup>4</sup>, M. Radosavljevic<sup>4</sup>, P. Fischer<sup>4</sup>, A. Molnar<sup>1</sup>, J. C. M. Hwang<sup>2</sup>, H. G. Xing<sup>1,2,3</sup>, D. Jena<sup>1,2,3,\*</sup>

. Then<sup>4</sup>, M. Radosavljevic<sup>4</sup>, P. Fischer<sup>4</sup>, A. Molnar<sup>1</sup>, J. C. M. Hwang<sup>2</sup>, H. G. Xing<sup>1,2,3</sup>, D. Jer {<sup>1</sup> ECE, <sup>2</sup> MSE, <sup>3</sup> Kavli Institute} at Cornell University, Ithaca, NY 14853 USA

<sup>4</sup> Intel Corporation, Components Research, Technology Development Group, Hillsboro, OR 97124 USA \*Email: kn383@cornell.edu, djena@cornell.edu

*Abstract*—A strong need exists for a wide-bandgap p-type transistor counterpart of the n-channel GaN HEMTs for power electronics and novel RF circuits. In this work, the first p-channel nitride transistors that break the GHz speed barrier are demonstrated. By leveraging the unique single-channel high-density polarization-induced 2D hole gas of the GaN/AIN heterostructure, best-in-class contact resistances, and scaled T-gate design, p-channel transistor on-currents of 428 mA/mm are observed, with cutoff frequencies in the 20 GHz regime. These observations demonstrate the unique enabling role of the polarization discontinuity at the GaN/AIN semiconductor heterojunction and offer significant hope for a new high-speed and high-voltage wide-bandgap CMOS device platform for applications in RF and power electronics domains.

# I. INTRODUCTION

The polarization-induced high-density 2D electron gas (2DEG) at Al(Ga,In)N/GaN heterojunctions exhibits excellent electron mobility in a wide-bandgap semiconductor channel. The combination of high mobility, high 2DEG density, and capability to handle high voltages makes GaN HEMTs very attractive for generating high powers at RF and mm-wave frequencies [1], in addition to high-speed switching of large voltages for efficient energy conversion. A p-channel transistor counterpart has proven far more difficult but holds much promise for several novel applications ranging from active loads for wide-bandwidth amplifiers, to power digital to analog convertors (DACs) and digital power amplifiers (PAs) to ease impedance matching and power combining.

The recent discovery of a very high-density polarizationinduced 2D hole gas (2DHG) at the GaN/AlN interface [2] led to the demonstration of p-channel heterostructure fieldeffect transistors (HFETs) that hit the 100 mA/mm mark [3]. In this work, it is shown that, on the same material platform, when the source/drain distance and the gate length are scaled, low resistance ohmic contacts enable Schottky-gate p-channel GaN HFETs reach on currents >420 mA/mm and  $f_T/f_{MAX} \sim 20$ GHz.

### **II. MATERIALS GROWTH**

The realization of the nitride p-channel HFETs starts with the growth of the GaN/AIN epitaxial layers using plasmaassisted molecular beam epitaxy (MBE) on Al-polar AlN/Sapphire templates [**Fig. 1(a)**]. The epitaxial stack consists of a ~500 nm AlN buffer, a ~15 nm undoped GaN layer, and a ~15 nm heavily Mg-doped ([Mg]  $>5 \times 10^{19}$  cm<sup>-3</sup>) ~5% InGaN layer. A high-density 2DHG is induced by the polarization-discontinuity at the GaN/AlN interface, and is quantum-confined in the GaN layer by the GaN/AlN valence band offset and high polarization fields. The InGaN layer primarily enables low-resistance ohmic contacts, with the secondary benefit of enhancing the polarization-induced 2DHG by absorbing the surface depletion. The energy band diagram in Figure 1(b) shows the expected location of the polarization-induced 2DHG, with sheet density of  $\sim 5-6 \times 10^{13}$  $cm^{-2}$  and hole mobilities ranging from 10-20  $cm^2/V$  s at room temperature [2]. Figure 1(c) shows the crystal structure of semiconductor heterostructure, highlighting the the discontinuity in the combined (spontaneous + piezoelectric) polarization across the heterointerface, and the creation of a negative polarization fixed sheet charge, which generates the positive mobile hole gas. The mechanism of formation of the 2DHG is the valence-band analogue of what enables the 2DEG in n-channel III-nitride HFETs. The 2DHG is observed to be present across the entire 2-inch wafer, with sheet resistances ranging in ~9-25 k $\Omega$ /sq as shown in Fig. 1 (d), and roughly 80% of the wafer in the ~10-15 k $\Omega$ /sq range.

# **III. DEVICE FABRICATION**

Diced 8 mm  $\times$  8 mm pieces from the epitaxial wafer were used for the fabrication of the transistors. Figure 2 shows the process flow for the fabrication of the GaN/AlN p-channel HFETs. First, Pd/Au/Ni ohmic contacts are formed, followed by mesa isolation into the AlN substrate, followed by a global recess etch where the InGaN layer is removed from all regions except under the ohmic pads, with a slight overetch into the UID GaN layer. A further gate-specific recess, defined by electron beam lithography (EBL), tunes the local GaN thickness to roughly 8 nm. Standard Mo/Au gates are defined by optical lithography down to 0.6 µm, while shorter T-gates are defined by EBL. The completed device dimensions achieved are shown in the table in Fig. 2, which also shows the completed SEM images of the completed HFETs and a close-up of the EBL gate of ~120 nm length.

# IV. DEVICE RESULTS AND DISCUSSION

Figure 3 shows the electrical properties of the ohmic contacts of the processed device. The current flow and resistance is compared for the cases before and after the removal of the InGaN contact layer from areas not under the metal pad, the structure of which is indicated in Fig 3(a).

Authorized licensed use limited to: Cornell University Library. Downloaded on May 07,2021 at 14:50:09 UTC from IEEE Xplore. Restrictions apply.

The low-bias current is only barely lower after the removal of the InGaN layer as seen in **Fig 3(b)**, and the contact resistance is nearly identical for both cases at very low currents as seen in **Figs 3(c)** and **3(d)**. But with increasing current injection, the contact resistance falls, especially for the structure with the InGaN layer removed. The measured  $R_c$  drops from ~9  $\Omega$ ·mm to below 1  $\Omega$ ·mm when the current exceeds 100 mA/mm. Prior to the recess etch, the specific contact resistance is found to approach ~10<sup>-6</sup>  $\Omega$ ·cm<sup>2</sup> at ~200 mA/mm. These are among the lowest contact resistances measured in the GaN p-channel platform and are directly responsible for the high performance of the devices.

**Figure 4(a)** shows the measured output characteristics of the p-channel HFETs of 120 nm gate length, and 680 nm source-drain distance. The saturated on-current reaches 428 mA/mm, and repeatable current saturation, pinch-off, and similar performance is measured for several devices of similar size. **Figure 4(b)** shows the transfer characteristics of the Schottky-gated p-channel HFETs, which exhibit an on/off ratio of ~10<sup>2</sup>. Since this is limited by the gate leakage of the Schottky diode, addition of a very thin insulator in the future can significantly enhance this ratio [4]. **Figure 4(c)** shows the threshold voltage of ~4 V and a peak  $g_{m,ext}$  of ~66 mS/mm, all at room temperature.

**Figure 5** shows how the p-channel HFET performance metrics scale with the gate lengths and the source/drain distance and compare it to several prior embodiments of p-channel GaN transistors. The maximum on currents in this study are found to roughly follow the classic  $\sim 1/L_g$  scaling law. Shorter gate lengths also show lower leakage, and make a strong case for an insulating barrier in the future.

Figure 6(a) shows the measured small signal RF current gain  $|h_{2l}|^2$ , unilateral gain U, and maximum stable gain/maximum available gain (MSG/MAG) after deembedding. The measurement is performed using microwave wafer probes in ambient air. For RF characterization, scattering parameters are measured from 50 MHz to 40 GHz. The measurements are calibrated using short, open, load, and through (SOLT) impedance standards on an alumina substrate. The parasitics are de-embedded using an open structure on the same chip as the p-channel HFETs. After deembedding,  $f_T$  and  $f_{MAX}$  are extracted from the frequency where the current gain  $|h_{2l}|^2$  and unilateral gain U drop to 0 dB, respectively. In both cases, the gain exhibits a -20 dB/dec slope. The  $f_{MAX}$  extracted from U and MSG/MAG are consistent. The  $f_T / f_{MAX}$  of 19.7/23.3 GHz are obtained at  $V_{gs}$ = 0 V and  $V_{ds}$ = -10 V after de-embedding. In comparison, neglecting the open de-embedding test structure renders  $f_T/f_{MAX}$  values of 11.5/22.5 GHz. Figure 6 (b) shows the measured and modeled S parameters after de-embedding from 0.05 to 40.05 GHz at  $V_{gs}=0$  V and  $V_{ds}=-10$  V. The small signal circuit schematic and parameters used in the model are shown in **Fig. 7**. The extracted small signal  $g_{m,int}$  is 74 mS/mm, compared to the measured DC value of  $g_{m,ext}$  = 66 mS/mm. Benefiting from the T-gate, a small gate resistance  $R_G$  of 3.4  $\Omega$  (68  $\Omega$ /mm) is achieved which helps boost  $f_{MAX}$ .

Compared with conventional 2DEG HEMTs, the source and drain resistances  $R_s$  and  $R_D$  of the p-channel HFETs are an order of magnitude higher (~ 1.0 vs. 0.1  $\Omega$ ·mm) for similar geometry [18]. Larger cutoff frequencies are thus expected by reducing these resistances. Figure 6 (c, d) show the bias-dependence heat maps of the  $f_T/f_{MAX}$  values extracted in the same manner as Fig 6 (a) at various  $V_{gs}$  and  $V_{ds}$ . The symbols in these maps are the biasing conditions during the RF measurements. The heat maps vividly indicate that the highest RF performance of the p-channel HFETs is achieved at an on-current of ~-100 mA/mm and  $V_{ds} \sim -10$  V.

**Figure 8** shows how the wide-bandgap p-channel HFETs discussed in this work compare to earlier reports [3-17] of p-channel transistors in the nitride family. Though still short of the n-channel counterparts, applications in both the analog RF domain as well as power electronics stand to benefit significantly with the performance levels GaN p-channel HFETs are capable of.

## V. CONCLUSION

The scaling of the p-channel GaN HFET with optimal contacts has helped achieve a 4× higher performance than the last generation and marks the first Nitride p-channel transistor that breaks the GHz speed barrier. The increased drive current and speed of the p-HFETs seen here in the AlN/GaN platform, combined with the excellent performance of the n-HFETs on the same platform [19] is expected to take this wide-bandgap CMOS platform into new application domains in the RF and power electronics arenas [20].

### ACKNOWLEDGMENT

We gratefully acknowledge helpful conversations with Nadim Chowdhury and Tomás Palacios. This work was supported by Intel Corporation, AFOSR Grant FA9550-17-1-0048, and NSF Grants 1710298 and 1534303, and performed at CNF and CCMR facilities sponsored by NSF NNCI (ECCS-1542081), MRSEC (DMR-1719875) and MRI (DMR-1338010).

### REFERENCES

- [1] Shinohara (2019) DOI: 10.1016/bs.semsem.2019.08.010
- [2] Chaudhuri et al, Science (2019) DOI: 10.1126/science.aau8623
- [3] Bader et al, IEEE IEDM (2019) OI:10.1109/IEDM19573.2019.8993532
- [4] Bader et al, IEEE EDL (2018) DOI:10.1109/LED.2018.2874190
- [5] Li et al, IEEE EDL (2013) DOI: 10.1109/LED.2013.2264311
- [6] Chu et al, IEEE EDL (2016) DOI: 10.1109/LED.2016.2515103
- [7] Hahn et al, IEEE TED (2013) DOI: 10.1109/TED.2013.2272330
- [8] Reuters et al, J. Phys D (2014) DOI: 10.1088/0022-3727/47/17/175103
- [9] Chowdhury et al, IEEE IEDM (2019) DOI: 10.1109/IEDM19573.2019.8993569
- [10] Raj et al., IEEE EDL (2020) DOI: 10.1109/LED.2019.2963428.
- [11] Krishna et al, pss (A) (2020) DOI: 10.1002/pssa.201900692
- [12] Chowdhury et al, IEEE EDL (2019) DOI: 10.1109/led.2019.2916253
- [13] Zhang et al, Scientific Reports (2016) DOI: 10.1038/srep23683
- [14] Zimmermann et al, IEEE EDL (2004)DOI:10.1109/DRC.2003.1226852
- [15] Nakajima et al, IET Pow. Elec. (2018) DOI: 10.1049/iet-pel.2017.0376
- [16] Shatalov et al, IEEE EDL (2002) DOI: 10.1109/LED.2002.801295.
- [17] Zheng et al, IEEE EDL (2020) DOI: 10.1109/LED.2019.2954035
- [18] Li et al, IEEE EDL (2020) DOI: 10.1109/LED.2020.2984727
- [19] Hickman et al, IEEE EDL (2019) DOI: 10.1109/LED.2019.2923085
- [20] Bader et al, IEEE TED (2020) DOI: 10.1109/LED.2020.3010471



Fig. 2. Scaled-device process overview include (a) MBE grown GaN/AIN heterostructure with the Mg-doped In<sub>0.05</sub>Ga<sub>0.95</sub>N layer, (b) non-alloyed Pd/Au/Ni ohmics, (c) Cl<sub>2</sub>-based ICP etching for mesa isolation, (d) first recess etch step for removing p-InGaN, (e) 2nd recess etch with electron-beam lithography (EBL) to thin the gate-channel distance, and (f) Mo/Au Schottky T-gate. (g) Enlarged cross-sectional schematic of the device structure with the T-gate of  $L_g$ = 120 nm,  $W_g$ = 25 µm × 2. Finally, 70° angled-view SEM images of the fabricated p-HFETs and T-gate.



Fig. 3. (a) TLM test structures of pre recess-etch and post recess-etch for removing the top p-InGaN contact layer. (b) Linear TLM I-V of representative nonalloyed Pd/Au/Ni ohmic contacts to the Mg-doped In<sub>0.05</sub>Ga<sub>0.95</sub>N, and (c) sheet resistances and (c) specific contact resistances and (d) contact resistances versus current level showing highly conductive but imperfectly ohmic behavior. Note that the specific contact resistance  $\rho_c$  on the post recess-etch TLM structure is not plotted since it can't be reliably extracted in TLM structures with unequal sheet resistances under the metal contacts and between the metal contacts.



Fig. 4. Transistor characteristics of the p-channel HFETs with  $L_g$ = 120 nm,  $W_g = 25 \ \mu m \times 2$ , and  $L_{sd} = 680 \ nm.$  (a) Output I-V curves show current saturation and an on-resistance of 18.6  $\Omega$ ·mm at  $V_g$ = -4 V. (b) Log-scale transfer curves show two orders of Ion/Ioff modulation, limited by Schottky gate leakage. (c) The linear-scale transfer curve shows normally-on operation and a peak  $g_{m,ext}$  of 66

Fig. 5 Device scaling characteristics, and maximum drain current  $I_{dMAX}$ versus gate length  $L_g$  for scaled GaN/AIN p-channel HFETs.



Fig. 6. Small-signal measurements on the p-channel HFETs with  $L_g = 120$  nm,  $W_g = 25 \ \mu m \times 2$ , and  $L_{sd} = 680$  nm. (a) Cutoff frequencies measured on the GaN/AIN p-channel HFETs with  $f_T/f_{MAX}$  = 19.7/23.3 GHz. (b) Measured (symbols) and modelled (lines) S-parameters of the p-HFET at  $V_{gs}$  = 0 V and  $V_{ds}$  = -10 V.  $V_{ds}$  and  $V_{gs}$  bias dependence of (c)  $f_T$  and (d)  $f_{MAX}$  extracted from U. The colors indicate frequencies on the contour maps.



-500 This work GaN/AIN GaN/AIGaN Maximum Drain Current (mA/mm) InGaN/GaN GaN/AlInGaN -400 • D-mode O E-mode -300 -200 Cornell Cornell '18 -100 UCSB '20 **HRL '16** ÚCSÉ UND **RWTH '13 '1**4 **'19 '20** .**©**\_...o 0 10<sup>0</sup> 10<sup>2</sup> 10<sup>3</sup> 10<sup>6</sup> 10<sup>8</sup> 10 104 **10**⁵ 107 

Fig. 7. Small-signal equivalent-circuit model of p-channel HFETs shown in Fig. 6 under  $V_{gs} = 0$  V and  $V_{ds} = -10$  V.

Fig. 8. Benchmark of III-Nitride p-channel FETs from [3-17], and this work (\*). Filledcircles are depletion-mode FETs and hollow circles are enhancement-mode FETs. Filled (•) and hollow (O) red circles represent our previous results with GaN/AIN p-channel HFETs.

Authorized licensed use limited to: Cornell University Library. Downloaded on May 07,2021 at 14:50:09 UTC from IEEE Xplore. Restrictions apply.