

## **Exfoliated multilayer MoTe<sub>2</sub> field-effect transistors**

S. Fathipour,<sup>1,a)</sup> N. Ma,<sup>1</sup> W. S. Hwang,<sup>2</sup> V. Protasenko,<sup>1</sup> S. Vishwanath,<sup>1</sup> H. G. Xing,<sup>1</sup> H. Xu,<sup>1</sup> D. Jena,<sup>1</sup> J. Appenzeller,<sup>3</sup> and A. Seabaugh<sup>1,b)</sup>

<sup>1</sup>Department of Electrical Engineering, University of Notre Dame, Notre Dame, Indiana 46556, USA <sup>2</sup>Department of Materials Engineering, Korea Aerospace University, Gyeonggi 412791, South Korea <sup>3</sup>Birck Nanotechnology Center, Purdue University, West Lafayette, Indiana 47907, USA

(Received 20 August 2014; accepted 31 October 2014; published online 10 November 2014)

The properties of multilayer exfoliated MoTe<sub>2</sub> field-effect transistors (FETs) on SiO<sub>2</sub> were investigated for channel thicknesses from 6 to 44 monolayers (MLs). All transistors showed *p*-type conductivity at zero back-gate bias. For channel thicknesses of 8 ML or less, the transistors exhibited ambipolar characteristics. ON/OFF current ratio was greatest,  $1 \times 10^5$ , for the transistor with the thinnest channel, 6 ML. Devices showed a clear photoresponse to wavelengths between 510 and 1080 nm at room temperature. Temperature-dependent current-voltage measurements were performed on a FET with 30 layers of MoTe<sub>2</sub>. When the channel is turned-on and *p*-type, the temperature dependence is barrier-limited by the Au/Ti/MoTe<sub>2</sub> contact with a hole activation energy of 0.13 eV. A long channel transistor model with Schottky barrier contacts is shown to be consistent with the common-source characteristics. © 2014 AIP Publishing LLC. [http://dx.doi.org/10.1063/1.4901527]

As the scaling of Si-based transistors approaches its limits, attention has been drawn to two-dimensional (2D) materials such as graphene and the transition metal dichalcogenides (TMDs) to provide the ultimate gate electrostatics in field-effect transistors<sup>1</sup> (FETs). Although graphene has remarkably high carrier mobilities at room temperature, more than 15000 cm<sup>2</sup>/V s,<sup>2</sup> it is not well suited to logic applications. Without a band gap, it is difficult to turn the transistor off. TMDs in the form MX<sub>2</sub>, where M is a transition metal and X is S, Se, or Te, have a band gap enabling strong ON/OFF current modulation.3 The X-M-X atoms in each layer are covalently bonded while layer stacks are coupled by van der Waals forces.<sup>4</sup> The weak van der Waals force between the layers makes it easy to exfoliate thin layers from bulk material. The absence of surface dangling bonds, excellent gate electrostatics, dielectric-mediated mobility, and reduced short channel effects are all desirable attributes of TMDs for transistor application.<sup>1</sup> Among TMDs, MoTe<sub>2</sub> has a favorable band gap, particularly for tunnel FETs.<sup>5</sup> Theoretical band gaps for bulk and single layer MoTe<sub>2</sub> are 0.81 eV (indirect) and 1.13 eV (direct),<sup>6</sup> respectively.

To obtain channel materials, MoTe<sub>2</sub> powder (American Elements Co., 99.9% purity, MO-TE-05-P) was exfoliated using 3M Scotch 810 Magic Tape on an n + Si substrate with 285 nm of thermally grown SiO<sub>2</sub>. Tape residue after exfoliation was removed by soaking in acetone, followed by an isopropanol rinse, and N<sub>2</sub> blow dry.<sup>7</sup> The exfoliation process yielded flake thicknesses in the range of 3.8–30.4 nm. Flake thicknesses were measured by atomic force microscopy (AFM) using a Bruker Dimension Icon AFM in an argon glove box. For a MoTe<sub>2</sub> single-layer thicknesses ranged from

6 to 44 monolayers (MLs). The MoTe<sub>2</sub> flakes were clearly visible using an optical microscope.

Source/drain contacts were patterned using a Vistec 5200 electron beam pattern generator. The metals were evaporated by electron-beam in the order 5 nm of Ti followed by 100 nm of Au using a lift-off process. An unpatterned back contact using the same metals was applied to the wafer backside. The contacts were annealed at 300 °C for 3 h in forming gas. The transistor cross-section and top-view optical micrograph are shown in Fig. 1.

The photoresponse of an 8 ML channel  $MoTe_2$  FET was measured using a Fianium SC 450–2 laser generating a broadband continuum excitation with the device biased in the subthreshold region. Linear variable bandpass filters were used to select the excitation wavelength with a full



FIG. 1. Schematic cross section of a  $MOTe_2$  FET along with an optical topview micrograph of the source-drain contacts where the  $MOTe_2$  channel flake is visible. The lower plot shows the spectroscopic photoresponse of an 8 ML transistor biased in the subthreshold region.

<sup>a)</sup>Electronic mail: sfathipo@nd.edu

0003-6951/2014/105(19)/192101/3/\$30.00

I his article is copyrighted as indicated in the article. Heuse of AIP content is subject to the terms at: http://scitation.aip.org/termsconditions. Downloaded to IP: 129.74.250.206 On: Tue. 11 Nov 2014 15:51:11

<sup>&</sup>lt;sup>b)</sup>Electronic mail: seabaugh.1@nd.edu

width at half maximum of approximately 5 nm. The excitation beam was modulated by a mechanical chopper at 20 Hz; a Stanford Research Systems 830 lock-in amplifier was used to detect the photocurrent at the chopping frequency. At every wavelength, the spectral power of the source was measured at the sample position. Normalization of the lock-in signal by the measured spectral power yielded the photocurrent spectra of Fig. 1. A single lower excitation measurement at 0.82 eV showed no photoresponse. The next higher excitation energy was 1.14 eV, where a photoresponse was observed. Presumable this corresponds to a band-toband absorption and the band edge is between 0.82 and 1.14 eV. The peak at 1.4 eV is consistent with a Fabry-Perot resonance in the SiO<sub>2</sub>.

Raman measurements were performed in the backscattering configuration using a WITec Alpha 300 system at room temperature ( $100 \times$  objective, 1800 grooves/mm grating, 488 nm laser,  $64 \text{ kW/cm}^2$ , 180 s/point, average of 3). Figure 2(a) shows the two bulk MoTe<sub>2</sub> peaks corresponding to the out-of-plane A<sub>1g</sub> mode at 175 cm<sup>-1</sup> and the in-plane E<sup>1</sup><sub>2g</sub> vibration at 236 cm<sup>-1</sup>, seen previously in Refs. 9 and 10. Peaks at 347, 405, and 495 cm<sup>-1</sup> are also seen in the measurements as has also been observed by Pradhan.<sup>10</sup>

Figure 2(b) plots the drain current per unit width vs. back-gate voltage for 7 MoTe<sub>2</sub> FETs with different flake thicknesses. The gate leakage current in all of the measured transistors was negligible at a few picoamperes. With zero back gate bias, the transistors are *p*-type. With less than 10 MoTe<sub>2</sub> layers, the transistors showed ambipolar channel conduction where negative gate bias caused hole accumulation and positive gate bias caused electron accumulation. Devices with more than 10 layers of MoTe<sub>2</sub> showed *p*-channel conduction. The maximum ON/OFF current ratio was  $1 \times 10^5$ , corresponding to the MoTe<sub>2</sub> FET with a 6 ML channel thickness. This channel conduction is opposite to what we observed previously<sup>11</sup> using the same exfoliated materials and source/drain contacts on Al<sub>2</sub>O<sub>3</sub> on *p* + Si.

In addition to Refs. 10 and 11, there is another recent  $MoTe_2$  FET report by Lin *et al.*<sup>12</sup> Pradhan has observed an ON/OFF current ratio greater than  $10^6$  on few layer  $MoTe_2$  FETs grown by chemical vapor deposition using iodine.



FIG. 2. (a) Raman spectrum of bulk (powder) MoTe<sub>2</sub>. The out-of-plane  $A_{1g}$  and in-plane  $E_{2g}^1$  vibrations are identified in the inset. (b) Measured drain current per unit width vs. back gate voltage for 7 transistors at  $V_{DS} = -1$  V. The MoTe<sub>2</sub> channel thicknesses were measured for each transistor by atomic force microscopy.

These materials were then exfoliated onto  $SiO_2$ , but in contrast they do not observe ambipolar conduction. Field effect mobility of  $20 \text{ cm}^2/\text{V}$  s was reported by Pradhan, compared to  $6 \text{ cm}^2/\text{V}$  s in our work.

As shown in Fig. 2(b), the ON/OFF current ratio increases with reduction in the layer thickness as may be expected due to the reduction of back-gate control over the entire channel thickness. For the same reason, the subthreshold swing generally increases with layer thickness, but not without exception, see for example the FET labeled 44 ML. This apparently anomalous characteristic could result if a void exists dividing the layers into two groups. The layers closest to the back gate then exhibit a steeper subthreshold swing while the layers further from the gate contribute a gate independent parallel leakage. The highest channel current densities obtained varied from 0.24 to  $4.4 \,\mu\text{A}/\mu\text{m}$  at  $V_{DS} = -1$  V and  $V_{BG} = -80$  V. As will be shown, the channel currents on MoTe2 are limited by Schottky source/drain contacts; this may be expected to improve with proper choice of contacts work function as has been shown on  $MoS_2^{13}$  and  $WSe_2$ .<sup>14</sup>

In this study, a FET with 30 layers of  $MoTe_2$  was used to extract the activation barrier for transport. The temperature dependence of the FET transfer characteristics was measured in the temperature range from 100 to 300 K (Fig. 3(a)). With the transistor biased on with negative back gate voltages, the drain Schottky junction is forward biased and the current is limited by the Schottky barrier at the



FIG. 3. (a) Temperature dependence of a MoTe<sub>2</sub> FET transfer characteristics for a device with  $W = 1.4 \ \mu m$ ,  $L = 1 \ \mu m$  and 30 layers. (b) Arrhenius plots obtained from the data of Fig. 3(a) for  $-60 < V_{BG} < 35$  V. (c) Apparent barrier height for a 5 nm Ti/100 nm Au contact on MoTe<sub>2</sub> plotted versus back gate voltage indicating a Schottky barrier height of 0.13 eV. (d) Measured common source characteristics vs. analytic model for the same transistor.

source junction. A semilog plot of the current vs. inverse temperature can then be used to extract the barrier height, Fig. 3(b), assuming an Arrhenius activation barrier,  $I_O$  $\exp[-q\phi_B/kT]$ . The solid circles on the curves in Fig. 3(b) were used to compute the activation barrier. As outlined by Das,<sup>13</sup> a plot of the apparent activation barrier vs. back gate bias, see Fig. 3(c), exhibits a linear decrease as the transistor hole barrier is lowered. The point where the barrier decrease deviates from the linear region marks an apparent Schottky barrier height and the flat band voltage as indicated in Fig. 3(c). The hole barrier in this multilayer structure is found to be 0.13 eV and flat band voltage is -10 V. This is consistent with the Ti/MoTe<sub>2</sub> barrier measurements by Lin<sup>12</sup> in hole accumulation, but in contrast to the 5 meV barrier height reported by Pradhan.<sup>10</sup> Pradhan applies a  $T^2$  correction to the measured current, which lowers the measured barrier height, but this does not likely explain the difference. We have found that modeling of the transistor current voltage characteristics with Schottky contacts that a barrier height of 0.12 eV is suitable to explain the measured current.<sup>15</sup> Returning to Fig. 3(c) for positive gate biases larger than 15 V, our measured barrier height saturates and then decreases. The decrease is consistent with the onset of electron tunneling at the drain Schottky barrier. It should be noted that interpretation of the temperature dependence of Schottky barriers on multilayer structures is complicated by the unknown current distribution in the individual layers, which can change as a function of back gate voltage<sup>16</sup> and temperature. In fact, we believe that there is a strong impact of layer thickness on the apparent Schottky barrier that is extracted. It is likely that device characteristics for thinner flakes will result in a different barrier height since in particular the minimum off current in MoTe<sub>2</sub> FETs is a strong function of the layer thickness as apparent from Figure 2(b).

An analytic model was developed to understand the effects of the Schottky barrier contacts on the FET common source characteristics. The band diagram and model description are included in the supplementary material.<sup>15</sup> As can be seen from Fig. 3(d), a good fit to the experimental data is obtained. The unknowns in the model are the mobility,  $\mu_P = 6.4 \text{ cm}^2/\text{V}$  s, the Ti/MoTe<sub>2</sub> Schottky barrier,  $\phi_{SB} = 0.12 \text{ eV}$ , channel acceptor doping density,  $N_A = 1 \times 10^{17} \text{ cm}^{-3}$ , and the gate flat-band voltage,  $V_{GFB} = 0.5 \text{ V}$ . The mobility and Schottky barrier are in good agreement with the measurements and the channel density and flat-band voltage are reasonable.

In conclusion, we report the fabrication and characterization of multilayer exfoliated MoTe<sub>2</sub> FETs on SiO<sub>2</sub>. Device characteristics for different MoTe<sub>2</sub> channel thicknesses (ranging from 6 to 44) were examined. The fabricated devices generally showed *p*-type channel conduction at zero back gate bias and ambipolar channel conduction for flake thicknesses less than 10 layers. At room temperature, the maximum ON/OFF current ratio obtained was  $1 \times 10^5$  for a FET with 6 layers. The channel current densities for different layer thicknesses varied from  $0.24 \,\mu\text{A}/\mu\text{m}$  to  $4.4 \,\mu\text{A}/\mu\text{m}$  at  $V_{DS} = -1 \,\text{V}$  and  $V_{BG} = -80 \,\text{V}$ . A hole Schottky barrier height for Ti/30 L MoTe<sub>2</sub> was measured to be 0.13 eV. This barrier height is in good agreement with the value of 0.12 eV obtained from fitting a Schottky barrier FET model to the measured common source characteristics.

This work was supported in part by the Office of Naval Research (ONR), the National Science Foundation (NSF), and the Center for Low Energy Systems Technology (LEAST), a STARnet Semiconductor Research Corporation program sponsored by MARCO and DARPA.

- <sup>1</sup>D. Jena, Proc. IEEE 101, 1585 (2013).
- <sup>2</sup>A. K. Geim and K. S. Novoselov, Nat. Mater. 6, 183 (2007).
- <sup>3</sup>B. Radisavljevic, A. Radenovic, J. Brivio, V. Giacometti, and A. Kis, Nat. Nanotechnol. **6**, 147 (2011).
- <sup>4</sup>M. Chhowalla, H. S. Shin, G. Eda, L. Li, K. P. Loh, and H. Zhang, Nat. Chem. **5**, 263 (2013).
- <sup>5</sup>N. Ma and D. Jena, Appl. Phys. Lett. **102**, 132102 (2013).
- <sup>6</sup>V. E. Fedorov, I. V. Mirzaeva, S. G. Kozlova, E. D. Grayfer, and M. V. Medvedev, in *MIPRO, Proceedings of the 35th International Convention, Novosibirsk, Russia*, 21–25 May (IEEE, 2012), pp. 25–26.
- <sup>7</sup>J. Yang, S. Kim, W. Choi, S. H. Park, Y. Jung, M. Cho, and H. Kim, ACS Appl. Mat. Interfaces **5**, 4739 (2013).
- <sup>8</sup>T. Boker, R. Severin, A. Muller, C. Janowitz, R. Manzke, D. Voß, P. Kruger, A. Mazur, and J. Pollmann, Phys. Rev. B **64**, 235305 (2001).
- <sup>9</sup>S. Sugai and T. Ueda, Phys. Rev. B 26, 6554 (1982).
- <sup>10</sup>N. R. Pradhan, D. Rhodes, S. Feng, Y. Xin, S. Memaran, B.-H. Moon, H. Terrones, M. Terrones, and L. Balicas, ACS Nano 8, 5911 (2014).
- <sup>11</sup>S. Fathipour, W. S. Hwang, T. H. Kosel, H. Xing, W. Haensch, D. Jena, and A. C. Seabaugh, in *71st Annual Device Research Conference (DRC)* (IEEE, Notre Dame, 2013), pp. 115–116.
- <sup>12</sup>Y.-F. Lin, Y. Xu, S. T. Wang, S.-L. Li, M. Yamamoto, A. Aparecido-Ferreira, W. Li, H. Sun, S. Nakaharai, W.-B. Jian, K. Ueno, and K. Tsukagoshi, Adv Mater. 26, 3263 (2014).
- <sup>13</sup>S. Das, H.-Y. Chen, A. V. Penumatcha, and J. Appenzeller, Nano Lett. 13, 100 (2013).
- <sup>14</sup>S. Das and J. Appenzeller, Appl. Phys. Lett. **103**, 103501 (2013).
- <sup>15</sup>See supplementary material at http://dx.doi.org/10.1063/1.4901527 for details on our analytical model.
- <sup>16</sup>S. Das and J. Appenzeller, Nano Lett. 13, 3396 (2013).